loshia
Legendary
Offline
Activity: 1610
Merit: 1000
|
|
September 10, 2012, 08:10:54 PM |
|
I am sure that you will do it! At the end whatever it costs it will worth it. Believe me. The feeling after job well done can not be replaced with anything else expect with well-well done Just a side question - do you plan core (or cg miner) to be able auto adjust the clock watching the error rate? Will be some temps reading be available? and PWM fan control and speed monitoring. I know that it is too much for a start (first version) but i am asking in general for future bitstream upgrades 10X
|
|
|
|
flynn
|
|
September 10, 2012, 10:01:50 PM |
|
i must say the development process is a disaster, i never want to do it again.
Rofl - feeling your pain. How do you build these nice graphs ?
|
intentionally left blank
|
|
|
mrb
Legendary
Offline
Activity: 1512
Merit: 1028
|
|
September 11, 2012, 03:21:14 AM |
|
I mast say that i am not an expert but it seems that there is a lot of room available to fill Apart of the joke i have red somewhere that some of the guys do use "self made" tools to be able to achieve big density. The info was here if i remember correctly but link is dead http://www.bitfury.org/xc6slx150.htmlyeah we also write a lot of private tools, in order to help us fight with stupid XILINX tool chain. Sometimes I feel the FPGA development world could benefit massively from clean-slate-designed open source tools to do the logic synthesis, mapping, placement, routing, etc. Right now, there is not much competition between Xilinx and Altera to improve their software tools, because the competition is mostly centered around the hardware capabilities of their chips, not the quality of the software stack.
|
|
|
|
flynn
|
|
September 11, 2012, 06:30:12 AM Last edit: September 11, 2012, 06:45:10 AM by flynn |
|
and this is 40 64cycle cores @ ~4ns...
Wait. 40x64 cycles cores @ 250Mhz = 20xfull hashers @250Mhz = 5GH/s per chip Who needs ASICs, really ...
|
intentionally left blank
|
|
|
ngzhang (OP)
|
|
September 11, 2012, 08:12:45 AM |
|
and this is 40 64cycle cores @ ~4ns...
Wait. 40x64 cycles cores @ 250Mhz = 20xfull hashers @250Mhz = 5GH/s per chip Who needs ASICs, really ... finally will be 80cores there, maybe 70+ at first. speed = core amount / 64 * freq but i think we will face same power issues when impact the high frequency. but i think 250MHs pre chip at first and 350MHs after carefully optimization is a optimistic estimate. on XILINX -7 series, it will get a 30% better core density (means: use 30% less luts for a single core), and at least 50% frequency improve. means ~ 800-1G hash pre XC7A200T chip. this performance is close to a normal 0.11~0.13 um ASIC. the cost consist in sales volume. I mast say that i am not an expert but it seems that there is a lot of room available to fill Apart of the joke i have red somewhere that some of the guys do use "self made" tools to be able to achieve big density. The info was here if i remember correctly but link is dead http://www.bitfury.org/xc6slx150.htmlyeah we also write a lot of private tools, in order to help us fight with stupid XILINX tool chain. Sometimes I feel the FPGA development world could benefit massively from clean-slate-designed open source tools to do the logic synthesis, mapping, placement, routing, etc. Right now, there is not much competition between Xilinx and Altera to improve their software tools, because the competition is mostly centered around the hardware capabilities of their chips, not the quality of the software stack. if you are a " VOL customer", XILINX will open more bottom layer information and give you more support. then you could implement wanted substructures.
|
|
|
|
Dexter770221
Legendary
Offline
Activity: 1029
Merit: 1000
|
|
September 11, 2012, 09:25:48 AM |
|
Wow, great job. Looks really dense 64 cycle 2 stage core?
|
Under development Modular UPGRADEABLE Miner (MUM). Looking for investors. Changing one PCB with screwdriver and you have brand new miner in hand... Plug&Play, scalable from one module to thousands.
|
|
|
ngzhang (OP)
|
|
September 11, 2012, 09:49:40 AM |
|
Wow, great job. Looks really dense 64 cycle 2 stage core? yeah, every 64cycle pre bitcoin hash. present we must place the other half chip... the same work as the first half, but the stupid tool is getting stuck. nobody could imagine the difficulty unless they made similar work before.
|
|
|
|
loshia
Legendary
Offline
Activity: 1610
Merit: 1000
|
|
September 11, 2012, 09:57:00 AM |
|
Ngzang,
Is there any thing we can do to help you out? I mean to provide you some CPU power or other resource that you are missing?
Best
|
|
|
|
flynn
|
|
September 11, 2012, 12:19:16 PM |
|
Ngzhang,
And about the power dissipation problems, did you consider inserting a Peltier module between the chips and the heatsink ?
|
intentionally left blank
|
|
|
ngzhang (OP)
|
|
September 11, 2012, 08:43:09 PM |
|
Ngzang,
Is there any thing we can do to help you out? I mean to provide you some CPU power or other resource that you are missing?
Best
CPU power is not a big problem there. Ngzhang,
And about the power dissipation problems, did you consider inserting a Peltier module between the chips and the heatsink ?
a semiconductor cooling chip will significantly improve the speed (if we finally implement the auto speed adjust feature), but will cause a huge energy consumption.
|
|
|
|
ngzhang (OP)
|
|
September 16, 2012, 05:20:49 PM |
|
Next week will publish big news. not only about Lancelot, also include some other news. if you have large amount of money, please pay more attention.
|
|
|
|
flynn
|
|
September 16, 2012, 05:36:15 PM |
|
Next week will publish big news. not only about Lancelot, also include some other news. if you have large amount of money, please pay more attention.
Thank you ngzhang. That means your developing fpga nightmare is over, right?
|
intentionally left blank
|
|
|
nedbert9
Sr. Member
Offline
Activity: 252
Merit: 250
Inactive
|
|
September 16, 2012, 06:49:41 PM |
|
Next week will publish big news. not only about Lancelot, also include some other news. if you have large amount of money, please pay more attention.
I like ngzhang's style.
|
|
|
|
Cablez
Legendary
Offline
Activity: 1400
Merit: 1000
I owe my soul to the Bitcoin code...
|
|
September 16, 2012, 08:43:47 PM |
|
Next week will publish big news. not only about Lancelot, also include some other news. if you have large amount of money, please pay more attention.
I like ngzhang's style. Quoted just because of so much win!!!
|
Tired of substandard power distribution in your ASIC setup??? Chris' Custom Cablez will get you sorted out right! No job too hard so PM me for a quote Check my products or ask a question here: https://bitcointalk.org/index.php?topic=74397.0
|
|
|
luffy
|
|
September 16, 2012, 09:05:55 PM |
|
Next week will publish big news. not only about Lancelot, also include some other news. if you have large amount of money, please pay more attention. what are we looking at? exactly? :p
|
|
|
|
psilan
|
|
September 17, 2012, 12:56:48 AM |
|
What is a large amount of money? 100k?
|
dip
|
|
|
macbook-air
|
|
September 17, 2012, 02:33:50 AM |
|
Next week will publish big news. not only about Lancelot, also include some other news. if you have large amount of money, please pay more attention. According rumors from Chinese source. Mr. Zhang is developing ASIC miners each running at 60 Ghash/s for US$1400. Existing Iracus and Lancelot users could sell their devices back (Iracus=$300, Lancelot=$400) in exchange for the new ASIC miner.
|
|
|
|
kano
Legendary
Offline
Activity: 4620
Merit: 1851
Linux since 1997 RedHat 4
|
|
September 17, 2012, 02:46:17 AM |
|
http://i.minus.com/itzBd3W9qEQXQ.jpgNext week will publish big news. not only about Lancelot, also include some other news. if you have large amount of money, please pay more attention. According rumors from Chinese source. Mr. Zhang is developing ASIC miners each running at 60 Ghash/s for US$1400. Existing Iracus and Lancelot users could sell their devices back (Iracus=$300, Lancelot=$400) in exchange for the new ASIC miner. Awwww - I like my Icarus boards - best mining devices I've had. Would be a pity to get rid of them now that I can even mess with programming them in the distant future since I bought the dev kit ... ... though as I have mentioned to other ASIC developers ngzhang - send me one when you have them working and I'll have cgminer code hashing on it as fast as possible ready for release to the general public
|
|
|
|
Dexter770221
Legendary
Offline
Activity: 1029
Merit: 1000
|
|
September 17, 2012, 09:55:15 AM |
|
ngzhang - send me one when you have them working and I'll have cgminer code hashing on it as fast as possible ready for release to the general public LAN or WiFi connection. No PC needed. But only 100MH/W thats the nail to coffin for this project... Can wait to test new btstream
|
Under development Modular UPGRADEABLE Miner (MUM). Looking for investors. Changing one PCB with screwdriver and you have brand new miner in hand... Plug&Play, scalable from one module to thousands.
|
|
|
ngzhang (OP)
|
|
September 17, 2012, 10:14:27 AM |
|
ngzhang - send me one when you have them working and I'll have cgminer code hashing on it as fast as possible ready for release to the general public LAN or WiFi connection. No PC needed. But only 100MH/W thats the nail to coffin for this project... Can wait to test new btstream i noticed that nobody mentioned power consume value at this time. so i decide to remove that rough estimate value too.
|
|
|
|
|